TY - JOUR N2 - The multiply-accumulator (MAC) unit is the basic integral computational block in every digital image and digital signal processor. As the demand grows, it is essential to design these units in an efficient manner to build a successful processor. By considering this into account, a power-efficient, high-speed MAC unit is presented in this paper. The proposed MAC unit is a combination of a two-phase clocked modified sequential multiplier and a carry-save adder (CSA) followed by an accumulator register. A novel two-phase clocked modified sequential multiplier is introduced in the multiplication stage to reduce the power and computation time. For image blurring, these multiplier and adder blocks are subsequently incorporated into the MAC unit. The experimental results demonstrated that the proposed design reduced the power consumption by 52% and improved the computation time by 4% than the conventional architectures. The developed MAC unit is implemented using 180 nm standard CMOS technology using CADENCE RTL compiler, synthesized using XILINX ISE and the image blurring effect is analyzed using MATLAB. L1 - http://www.czasopisma.pan.pl/Content/123400/PDF-MASTER/43-3387-Samanth-sk-b.pdf L2 - http://www.czasopisma.pan.pl/Content/123400 PY - 2022 IS - No 2 EP - 313 DO - 10.24425/ijet.2022.139883 KW - Multiply-accumulator (MAC) unit KW - modified sequential multiplier KW - finite state machine (FSM) KW - two-phase clockin KW - carry-save adder (CSA) KW - image blurring A1 - Samanth, Rashmi A1 - Nayak, Subramanya G. PB - Polish Academy of Sciences Committee of Electronics and Telecommunications VL - vol. 68 DA - 2022.06.12 T1 - An Efficient Two-phase Clocked Sequential Multiply -Accumulator Unit for Image Blurring SP - 307 UR - http://www.czasopisma.pan.pl/dlibra/publication/edition/123400 T2 - International Journal of Electronics and Telecommunications ER -