TY - JOUR N2 - Operational amplifies (op amps) are an integral part of many analog and mixed-signal systems. Op amps with vastly different levels of complexity are used to realize functions ranging from DC bias generation to high-speed amplification or filtering. The design of op amps continues to pose a challenge as the supply voltage and transistor channel lengths scale down with each generation of CMOS technologies. The thesis deals with the analysis, design and layout optimization of CMOS op amps in deep Submicron (DSM) from a study case. Finally, layout optimizations of op amps will be given, in which propose optimization techniques to mitigate these DSM effects in the place-and-route stage of VLSI physical design. L1 - http://www.czasopisma.pan.pl/Content/115203/PDF/39_2020.pdf L2 - http://www.czasopisma.pan.pl/Content/115203 PY - 2020 IS - No 2 EP - 293 DO - 10.24425/ijet.2020.131876 KW - Layout Optimization KW - Deep Submicron (DSM) KW - Operational Amplifier KW - place-and-route A1 - Shi, Jun PB - Polish Academy of Sciences Committee of Electronics and Telecommunications VL - vol. 66 DA - 2020.06.25 T1 - Layout Optimizations of Operational Amplifiers in Deep Submicron SP - 287 UR - http://www.czasopisma.pan.pl/dlibra/publication/edition/115203 T2 - International Journal of Electronics and Telecommunications ER -